#### This week and next

■ Tomorrow:- Quiz #4

#### Next week:

- No class Monday Patriot's Day holiday
- Tuesday Regular class but NO QUIZ
  - Virtual Thursday!
- No class Thursday Project Presentation Day
- Regular class Friday

# The Memory Hierarchy

Professor Hugh C. Lauer CS-2011, Machine Organization and Assembly Language

(Slides include copyright materials from *Computer Systems: A Programmer's Perspective*, by Bryant and O'Hallaron, and from *The C Programming Language*, by Kernighan and Ritchie)

# **Today**

- Storage technologies and trends
- Locality of reference

Reading Assignment: §6.1 – §6.5

Caching in the memory hierarchy

## Random-Access Memory (RAM)

#### Key features

- RAM is traditionally packaged as a chip.
- Basic storage unit is normally a cell (one bit per cell).
- Multiple RAM chips form a memory.

#### Static RAM (SRAM)

- Each cell stores a bit with a four or six-transistor circuit.
- Retains value indefinitely, as long as it is kept powered.
- Relatively insensitive to electrical noise (EMI), radiation, etc.
- Faster and more expensive than DRAM.

#### Dynamic RAM (DRAM)

- Each cell stores bit with a capacitor. One transistor is used for access
- Value must be refreshed every 10-100 ms.
- More sensitive to disturbances (EMI, radiation,...) than SRAM.
- Slower and cheaper than SRAM.

## **SRAM vs DRAM Summary**

|      |        |     | Needs<br>refresh? |       | Cost | Applications                 |
|------|--------|-----|-------------------|-------|------|------------------------------|
| SRAM | 4 or 6 | 1X  | No                | Maybe | 100x | Cache memories               |
| DRAM | 1      | 10X | Yes               | Yes   | 1X   | Main memories, frame buffers |

## **Conventional DRAM Organization**

#### d x w DRAM:

dw total bits organized as d supercells of size w bits



# Reading DRAM Supercell (2,1)

Step 1(a): Row access strobe (RAS) selects row 2.

Step 1(b): Row 2 copied from DRAM array to row buffer.



# Reading DRAM Supercell (2,1)

Step 2(a): Column access strobe (CAS) selects column 1.

Step 2(b): Supercell (2,1) copied from buffer to data lines, and eventually back to the CPU.



## **Memory Modules**



#### **Enhanced DRAMs**

- Basic DRAM cell has not changed since its invention in 1966.
  - Commercialized by Intel in 1970.
- DRAM cores with better interface logic and faster I/O:
  - Synchronous DRAM (SDRAM)
    - Uses a conventional clock signal instead of asynchronous control
    - Allows reuse of the row addresses (e.g., RAS, CAS, CAS, CAS)
  - Double data-rate synchronous DRAM (DDR SDRAM)
    - Double edge clocking sends two bits per cycle per pin
    - Different types distinguished by size of small prefetch buffer:
      - DDR (2 bits), DDR2 (4 bits), DDR4 (8 bits)
    - By 2010, standard for most server and desktop systems
    - Intel Core i7 supports only DDR3 SDRAM

#### **Nonvolatile Memories**

#### DRAM and SRAM are volatile memories

Lose information if powered off.

#### Nonvolatile memories retain value even if powered off

- Read-only memory (ROM): programmed during production
- Programmable ROM (PROM): can be programmed once
- Eraseable PROM (EPROM): can be bulk erased (UV, X-Ray)
- Electrically eraseable PROM (EEPROM): electronic erase capability
- Flash memory: EEPROMs with partial (sector) erase capability
  - Wears out after about 100,000 erasings.

#### Uses for Nonvolatile Memories

- Firmware programs stored in a ROM (BIOS, controllers for disks, network cards, graphics accelerators, security subsystems,...)
- Solid state disks (replace rotating disks in thumb drives, smart phones, mp3 players, tablets, laptops,...)
- Disk caches

12

# Traditional Bus Structure Connecting CPU and Memory

- A bus is a collection of parallel wires that carry address, data, and control signals.
- Buses are typically shared by multiple devices.



# Hardware Organization — 2005 era Pentium



# **Memory Read Transaction (1)**

CPU places address A on the memory bus.



# **Memory Read Transaction (2)**

Main memory reads A from the memory bus, retrieves word x, and places it on the bus.



# **Memory Read Transaction (3)**

CPU read word x from the bus and copies it into register %eax.



# **Memory Write Transaction (1)**

CPU places address A on bus. Main memory reads it and waits for the corresponding data word to arrive.



# **Memory Write Transaction (2)**

CPU places data word y on the bus.



# **Memory Write Transaction (3)**

Main memory reads data word y from the bus and stores it at address A.



CS-2011, D-Term 2014 Memory Hierarchy 19

# **Questions?**

#### What's Inside A Disk Drive?



Image courtesy of Seagate Technology

21

22

### **Disk Geometry**

- Disks consist of platters, each with two surfaces.
- Each surface consists of concentric rings called tracks.
- Each track consists of sectors separated by gaps.



CS-2011, D-Term 2014

## **Disk Geometry** (Multiple-Platter View)

Aligned tracks form a cylinder.



## **Disk Capacity**

- Capacity: maximum number of bits that can be stored.
  - Vendors express capacity in units of gigabytes (GB), where
     1 GB = 10<sup>9</sup> Bytes (Lawsuit pending! Claims deceptive advertising).
- Capacity is determined by these technology factors:
  - Recording density (bits/in): number of bits that can be squeezed into a 1 inch segment of a track.
  - Track density (tracks/in): number of tracks that can be squeezed into a 1 inch radial segment.
  - Areal density (bits/in²): product of recording and track density.
- Modern disks partition tracks into disjoint subsets called recording zones
  - Each track in a zone has the same number of sectors, determined by the circumference of innermost track.
  - Each zone has a different number of sectors/track

## **Computing Disk Capacity**

```
Capacity = (# bytes/sector) x (avg. # sectors/track) x (# tracks/surface) x (# surfaces/platter) x (# platters/disk)
```

#### **Example:**

- 512 bytes/sector
- 300 sectors/track (on average)
- 20,000 tracks/surface
- 2 surfaces/platter
- 5 platters/disk

```
Capacity = 512 x 300 x 20000 x 2 x 5
= 30,720,000,000
= 30.72 GB
```

# **Disk Operation (Single-Platter View)**



## **Disk Operation** (Multi-Platter View)



## Disk Structure - top view of single platter



Surface organized into tracks

Tracks divided into sectors

#### **Disk Access**



**Head in position above a track** 

#### **Disk Access**



#### **Rotation is counter-clockwise**

#### **Disk Access – Read**



#### About to read blue sector

#### Disk Access – Read



After reading blue sector

#### Disk Access – Read



Red request scheduled next

#### Disk Access – Seek



Seek to red's track

## **Disk Access – Rotational Latency**



Wait for red sector to rotate around

#### Disk Access - Read



#### Complete read of red

# **Disk Access – Service Time Components**



#### **Disk Access Time**

#### Average time to access some target sector approximated by :

■ Taccess =  $T_{avg}$  seek +  $T_{avg}$  rotation +  $T_{avg}$  transfer

#### Seek time (T<sub>avg</sub> seek)

- Time to position heads over cylinder containing target sector.
- Typical T<sub>avg</sub> seek is 3—9 ms

#### Rotational latency (T<sub>avg</sub> rotation)

- Time waiting for first bit of target sector to pass under r/w head.
- $T_{avg}$  rotation =  $1/2 \times 1/RPMs \times 60 \sec/1 \min$
- Typical T<sub>avg</sub> rotation = 7200 RPMs

#### **■ Transfer time (T**<sub>avg</sub> transfer)

- Time to read the bits in the target sector.
- $T_{avg}$  transfer = 1/RPM x 1/(avg # sectors/track) x 60 secs/1 min.

#### **Disk Access Time Example**

#### Given:

- Rotational rate = 7,200 RPM
- Average seek time = 9 ms.
- Avg # sectors/track = 400.

#### Derived:

- $T_{avg}$  rotation = 1/2 x (60 secs/7200 RPM) x 1000 ms/sec = 4 ms.
- T<sub>avg</sub> transfer = 60/7200 RPM x 1/400 secs/track x 1000 ms/sec = 0.02 ms
- $T_{access} = 9 \text{ ms} + 4 \text{ ms} + 0.02 \text{ ms}$

#### Important points:

- Access time dominated by seek time and rotational latency.
- First bit in a sector is the most expensive, the rest are free.
- SRAM access time is about 4 ns/doubleword, DRAM about 60 ns
  - Disk is about 40,000 times slower than SRAM,
  - 2,500 times slower then DRAM.

## **Logical Disk Blocks**

- Modern disks present a simpler abstract view of the complex sector geometry:
  - The set of available sectors is modeled as a sequence of b-sized logical blocks (0, 1, 2, ...)
- Mapping between logical blocks and actual (physical) sectors
  - Maintained by hardware/firmware device called disk controller
  - Converts requests for logical blocks into (surface,track,sector) triples
- Allows controller to set aside spare cylinders for each zone.
  - Accounts for the difference in "formatted capacity" and "maximum capacity"

# I/O Bus



42

# Reading a Disk Sector (1)



# Reading a Disk Sector (2)



# Reading a Disk Sector (3)



# **Questions?**

46

## Solid State Disks (SSDs)



- Pages: 512-byte to 4-kilobyte, Blocks: 32 to 128 pages
- Data read/written in units of pages.
- Page can be written only after its block has been erased
- A block wears out after 100,000 repeated writes.

#### **SSD Performance Characteristics**

Sequential read thru-put 250 MB/s Sequential write thru-put 170 MB/s Random read thru-put 140 MB/s Random read access 30 us Random write access 300 us

#### Why are random writes so slow?

- Erasing a block is slow (around 1 ms)
- Write to a page triggers a copy of all useful pages in the block
  - Find an unused block (new block) and erase it
  - Write the page into the new block
  - Copy other pages from old block to the new block

## **SSD Tradeoffs vs Rotating Disks**

#### Advantages

■ No moving parts → faster, less power, more rugged

#### Disadvantages

- Have the potential to wear out
  - Mitigated by "wear leveling logic" in flash translation layer
  - E.g. Intel X25 guarantees 1 petabyte (10<sup>15</sup> bytes) of random writes before they wear out
- In 2010, about 100 times more expensive per byte

#### Applications

- MP3 players, smart phones, laptops
- Some desktops and servers

#### **Storage Trends**

#### **SRAM**

| Metric               | 1980   | 1985  | 1990      | 1995 | 2000 | 2005      | 2010 | 2010:1980 |
|----------------------|--------|-------|-----------|------|------|-----------|------|-----------|
| \$/MB<br>access (ns) | 19,200 | 2,900 | 320       | 256  | 100  | <b>75</b> | 60   | 320       |
| access (ns)          | 300    | 150   | <b>35</b> | 15   | 3    | 2         | 1.5  | 200       |

#### **DRAM**

| Metric               | 1980         | 1985       | 1990       | 1995     | 2000    | 2005      | 2010       | 2010:1980    |
|----------------------|--------------|------------|------------|----------|---------|-----------|------------|--------------|
| \$/MB<br>access (ns) | 8,000<br>375 | 880<br>200 | 100<br>100 | 30<br>70 | 1<br>60 | 0.1<br>50 | 0.06<br>40 | 130,000<br>9 |
| typical size (MB)    | 0.064        | 0.256      | 4          | 16       | 64      | 2,000     | 8,000      | 125,000      |

#### Disk

| Metric            | 1980 | 1985      | 1990 | 1995  | 2000   | 2005    | 2010     | 2010:1980   |
|-------------------|------|-----------|------|-------|--------|---------|----------|-------------|
| \$/MB             | 500  | 100       | 8    | 0.30  | 0.01   | 0.005   | 0.0003   | 1,600,000   |
| access (ms)       | 87   | <b>75</b> | 28   | 10    | 8      | 4       | 3        | <b>29</b>   |
| typical size (MB) | 1    | 10        | 160  | 1,000 | 20,000 | 160,000 | 1,500,00 | 0 1,500,000 |

# **Questions?**

#### **CPU Clock Rates**

Inflection point in computer history when designers hit the "Power Wall"

|                           |       |      |         | i     | I    |        |         |           |
|---------------------------|-------|------|---------|-------|------|--------|---------|-----------|
|                           | 1980  | 1990 | 1995    | 2000  | 2003 | 2005   | 2010    | 2010:1980 |
| СРИ                       | 8080  | 386  | Pentium | P-III | P-4  | Core 2 | Core i7 |           |
| Clock<br>rate (MH         | lz) 1 | 20   | 150     | 600   | 3300 | 2000   | 2500    | 2500      |
| Cycle<br>time (ns)        | 1000  | 50   | 6       | 1.6   | 0.3  | 0.50   | 0.4     | 2500      |
| Cores                     | 1     | 1    | 1       | 1     | 1    | 2      | 4       | 4         |
| Effective cycle time (ns) | 1000  | 50   | 6       | 1.6   | 0.3  | 0.25   | 0.1     | 10,000    |

## The CPU-Memory Gap

The gap widens between DRAM, disk, and CPU speeds.



CS-2011, D-Term 2014 Year Memory Hierarchy 52

## Locality to the Rescue!

The key to bridging this CPU-Memory gap is a fundamental property of computer programs known as locality

# **Today**

- Storage technologies and trends
- Locality of reference
- Caching in the memory hierarchy

55

## Locality

Principle of Locality: Programs tend to use data and instructions with addresses near those they have used recently

#### **■** Temporal locality:

 Recently referenced items are likely to be referenced again in the near future

#### Spatial locality:

 Items with nearby addresses tend to be referenced close together in time

56

## **Locality Example**

```
sum = 0;
for (i = 0; i < n; i++)
    sum += a[i];
return sum;</pre>
```

#### Data references

 Reference array elements in succession (stride-1 reference pattern).

**Spatial locality** 

Reference variable sum each iteration.

**Temporal locality** 

**Spatial locality** 

#### Instruction references

Reference instructions in sequence.

**Temporal locality** 

Cycle through loop repeatedly.

#### **Qualitative Estimates of Locality**

- Claim: Being able to look at code and get a qualitative sense of its locality is a key skill for a professional programmer.
- Question: Does this function have good locality with respect to array a?

```
int sum_array_rows(int a[M][N])
{
   int i, j, sum = 0;

   for (i = 0; i < M; i++)
        for (j = 0; j < N; j++)
            sum += a[i][j];
   return sum;
}</pre>
```

## **Locality Example**

Question: Does this function have good locality with respect to array a?

```
int sum_array_cols(int a[M][N])
{
   int i, j, sum = 0;

   for (j = 0; j < N; j++)
        for (i = 0; i < M; i++)
            sum += a[i][j];
   return sum;
}</pre>
```

## **Locality Example**

Question: Can you permute the loops so that the function scans the 3-d array a with a stride-1 reference pattern (and thus has good spatial locality)?

#### **Example Matrix Multiplication**

Matrix-Matrix Multiplication (MMM) on 2 x Core 2 Duo 3 GHz (double precision) Gflop/s



- Standard desktop computer, vendor compiler, using optimization flags
- Both implementations have exactly the same operations count (2n³)
- What is going on?

#### **Locality Example**

Question: Can you permute the loops so that the function scans the 3-d array a with a stride-1 reference pattern (and thus has good spatial locality)?

62

## **Memory Hierarchies**

- Some fundamental and enduring properties of hardware and software:
  - Fast storage technologies cost more per byte, have less capacity, and require more power (heat!).
  - The gap between CPU and main memory speed is widening.
  - Well-written programs tend to exhibit good locality.
- These fundamental properties complement each other beautifully.
- They suggest an approach for organizing memory and storage systems known as a memory hierarchy.

## **Today**

- Storage technologies and trends
- Locality of reference
- Caching in the memory hierarchy

#### **Definition:- Cache**

 A small fast memory that holds a (frequently accessed) subset of items from a much larger, slower memory

Reason:—

To approximate the performance of the fast memory while retaining the size of the larger memory

## **An Example Memory Hierarchy**



## **Caches and Memory Hierarchies**

- Fundamental idea of a memory hierarchy
  - For each k, the faster, smaller device at level k serves as a cache for the larger, slower device at level k+1
- Why do memory hierarchies work?
  - Because of locality, programs tend to access the data at level k
     more often than they access the data at level k+1
  - Thus, the storage at level k+1 can be slower, and thus larger and cheaper per bit
- Big Idea: The memory hierarchy creates illusion of a large pool of storage ...
  - ... as big and as cheap as the bottom layer
  - ... as fast as the top layer

## **Caches in Microprocessors**



## **General Cache Concepts: Hit**



## **General Cache Concepts: Miss**



Data in block b is needed

Block b is not in cache: Miss!

Block b is fetched from memory

#### Block b is stored in cache

- Placement policy: determines where b goes
- Replacement policy: determines which block gets evicted (victim)

## **Types of Cache Misses**

#### **■** Cold (compulsory) miss

Cold misses occur because the cache is empty.

#### Conflict miss

- Most caches limit blocks at level k+1 to a small subset (sometimes a singleton) of the block positions at level k.
  - E.g. Block i at level k+1 must be placed in block (i mod 4) at level k.
- Conflict misses occur when the level k cache is large enough,
   but multiple data objects all map to the same level k block.
  - E.g. Referencing blocks 0, 8, 0, 8, 0, 8, ... would miss every time.

#### Capacity miss

 Occurs when the set of active cache blocks (working set) is larger than the cache.

# **Examples of Caching in the Hierarchy**

| Cache Type           | What is Cached?      | Where is it Cached? | Latency (cycles) | Managed By          |
|----------------------|----------------------|---------------------|------------------|---------------------|
| Registers            | 4-8 bytes words      | CPU core            | 0                | Compiler            |
| TLB                  | Address translations | On-Chip TLB         | 0                | Hardware            |
| L1 cache             | 64-bytes block       | On-Chip L1          | 1                | Hardware            |
| L2 cache             | 64-bytes block       | On/Off-Chip L2      | 10               | Hardware            |
| Virtual Memory       | 4-KB page            | Main memory         | 100              | Hardware + OS       |
| Buffer cache         | Parts of files       | Main memory         | 100              | OS                  |
| Disk cache           | Disk sectors         | Disk controller     | 100,000          | Disk firmware       |
| Network buffer cache | Parts of files       | Local disk          | 10,000,000       | AFS/NFS client      |
| Browser cache        | Web pages            | Local disk          | 10,000,000       | Web browser         |
| Web cache            | Web pages            | Remote server disks | 1,000,000,000    | Web proxy<br>server |

## **Summary**

■ The speed gap between CPU, memory and mass storage continues to widen.

Well-written programs exhibit a property called locality.

Memory hierarchies based on caching close the gap by exploiting locality.

# **Questions?**